### Memory Management

Tran Giang Son, tran-giang.son@usth.edu.vn

ICT Department, USTH

## Memory Management

"The memory management on the PowerPC can be used to frighten small children.'

Linus Toyalds

"The memory management on the PowerPC can be used to frighten small children."

Linus Toyalds

"640 K ought to be enough for anybody."

- Rumor attributed to Bill Gates, 1981

### Contents



Physical Memory



### Registers, Cache and Memory

- Lower level, smaller size
- Lower level, closer to ALUs
- Lower level, faster speed

### Computer Architecture

- Execution
  - Code inside memory
  - CPU fetches instruction from memory at program counter
  - CPU decodes instruction
  - CPU executes instruction
  - CPU may save result back to memory

### Physical Memory

Table 1: Characteristics of different DDR memory<sup>1</sup>

| Names                | Memory clock       | I/O bus clock | Transfer rate          | Max bandwidth       |
|----------------------|--------------------|---------------|------------------------|---------------------|
| SDR-100 <sup>2</sup> | 100 MHz            | 100 MHz       | 0.1 GT/s               | 0.8 GB/s            |
| DDR-200              | 100 MHz            | 100 MHz       | $0.2~\mathrm{GT/s}$    | 1.6 GB/s            |
| DDR2-800             | 200 MHz            | 400 MHz       | $0.8  \mathrm{GT/s}$   | $6.4~\mathrm{GB/s}$ |
| DDR3-1600            | 200 MHz            | 800 MHz       | $1.6 \; \mathrm{GT/s}$ | 12.8 GB/s           |
| DDR4-3200            | $400~\mathrm{MHz}$ | 1600 MHz      | $3.2~\mathrm{GT/s}$    | 25.6 GB/s           |

<sup>&</sup>lt;sup>1</sup>Source: wikipedia and Transend-Info

<sup>&</sup>lt;sup>2</sup>To be used with Intel Pentium

Physical Memory 0000000

- Similar to a **HUGE** array, shared by everything:
  - Kernel
  - All loaded kernel modules.
  - All drivers
  - All processes
- → Memory management goal: how to effectively manage physical memory?

- Effectively manage physical memory?
  - Share physical memory among OS and processes
  - Isolation: process A cannot access process B's memory
  - Dynamic allocation: process A should be able to ask for more memory at runtime
    - That's heap

## Memory Management Goal

- Effectively manage physical memory?
  - Share physical memory among OS and processes
  - Isolation: process A cannot access process B's memory
  - Dynamic allocation: process A should be able to ask for more memory at runtime

- Example: simplest case
- Monoprogramming
  - One OS
    - One process

```
#include <stdio.h>
void main() {
    printf("Hello, world!\n");
}
```



## Addressing: What?

- Address in addressing space
  - Absolute address: the exact address in the addressing space
    - E.g. 0x401000 in the logical address space
    - E.g. 0xFF000000 in the physical address space
  - Relative address: use another address as a pivot
    - E.g. 0x700 bytes from the current program counter of process memory in the logical address space

Addressing: Example of relative address



Physical addressing space

Logical addressing space

• 0x700 from current PC in the logical address space



Physical addressing space

Logical addressing space

- 0x700 from current PC in the logical address space
- Question: What is the absolute address of the above address in the physical addressing space?



Physical addressing space

Logical addressing space

- 0x700 from current PC in the logical address space
- Question: What is the absolute address of the above address in the physical addressing space?
  - N + 0x400 + 0x700

Direct Mapping

# Direct Mapping: What?

- Multiprogramming
  - One OS
  - Many processes
- Naive solution: put process memory next to each other in physical memory



Physical addressing space

# Direct Mapping: Why?

- Supports multiple processes
- The easiest way to share physical memory among OS and proceses

- Protection (Isolation)
- Fragmentation
- Dynamic allocation



Physical addressing space

### Direct Mapping: Protection

#### What?

• OS **protects** its memory and processes memory from illegal access

### Why?

- OS memory should not be accessed by processes
  - System-wide crashes...
- Process A's memory should not be accessed by other processes
  - Privacy and security



Physical addressing space

## Direct Mapping: Protection

### How to solve?

- Use a **limit** register (l) to specify memory range for each process
- Check all memory accesses of process i against  $l_i$ 
  - Outside range: crash process
- OS is unrestricted: Why?

### E.g.

• 
$$l_1 = M - N$$

• 
$$l_2 = P - M$$

• 
$$l_3 = Q - P$$



Physical addressing space

### Direct Mapping: Fragmentation

### What?

- Many small pieces of free memory
  - Process creations



## Direct Mapping: Fragmentation

### How to solve?

- Use a **base** register b for each process
  - Starting position in memory (base)
  - Use relative addresses like described in "Addressing'', using  $b_i$
- «Compact» memory regions
  - Make a large free memory block
- Create a new process in this free block

### Direct Mapping: Fragmentation

#### How?



Physical addressing space

# Direct Mapping: Checkpoint

- What?
  - Put process memory next to each other in physical memory

Direct Mapping

- Why?
  - Naive



# Direct Mapping: Checkpoint

### Problems:

- Protection (Isolation)
  - Protects illegal memory access
  - Use **limit** register l
- Fragmentation
  - Free memory becomes little pieces

Direct Mapping 000000000000000

- Do not fit new processes → Waste
- Also called «holes»
- Add base register b with relative address
- «Compact» memory regions
  - Make a large free memory block
- Dynamic allocation
  - To be continued...



## Direct Mapping: Dynamic Alloc

### What?

- With fixed *l*: how does process heap grow?
- Remind: what's heap?

### Why?

- Dynamic allocation is everywhere...
  - Objects (new Student())
  - Buffers (malloc())
  - Linked lists



Memory Management

Tran Giang Son, tran-giang.son@usth.edu.vn

# Direct Mapping: Dynamic Alloc

#### How to solve?

- Solution 1: Limit amount of memory for each process
  - Consequence 1: fixed heap
    - How will games work?
  - Consequence 2: limit number of concurrent processes at any time
- Solution 2: virtual memory

### Virtual Memory: What?

- Per-process memory that is seen by processes
  - Can be larger than physical memory
  - Can be backed by different types of memory
  - Separation of process memory from physical memory
- Allow non-continuous addresses in physical address space
  - Complicated mapping methods than simple b and l registers
  - → Support dynamic allocation
- → Program execution behaves identically every time the program is executed
  - Even memory organization changes
  - Even on different machine



Virtual memory ~ exam checklist

- Need: place for students
- Don't care: where students are actually placed
  - Same order?
  - Enough place?
  - Students in corridor?



UNIVERSITÉ DES SCIENCES ET DES TECHNOLOGIES DE HANG UNIVERSITY OF SCIENCE AND TECHONLOGY OF HANOL TRƯỜNG ĐẠI HỌC KHOA HỌC VÀ CÔNG NGHỆ HÀ NỘI EXAMINATION ATTENDANCE CHECK LIST Academic year: 2016-2017

No. of presence

| Subject code:<br>Specialty: ICT |                    |                  | Exam. Date:  |            | No. of absence |  |
|---------------------------------|--------------------|------------------|--------------|------------|----------------|--|
|                                 |                    |                  | Bachelor: 2  |            |                |  |
| No.                             | Surname            | Last name        | Student ID   | Signatures | Note           |  |
| 1                               | John Philip        | Anderson         | USTHBB9-001  |            | 7              |  |
| 2                               | Carmen             | Bok              | USTHBB9-002  |            |                |  |
| 3                               | Ann Marie          | Chang            | USTHBB9-003  |            |                |  |
| 4                               | Alberta            | Ethan            | USTHBB9-004  |            |                |  |
| 5                               | Darwin             | Holsworthy       | USTHBN9-005  |            |                |  |
| 6                               | Josephine S.       | Jefferson        | USTHBB9-006  |            |                |  |
| 7                               | Curtis Jerome      | McDonald         | USTHBB9-007  |            |                |  |
| 8                               | Matthew Donaldson  | Truman           | USTHBB9-008  |            |                |  |
| 9                               | Alan               | Bloomberg        | USTHB199-009 |            |                |  |
| 10                              | Stephen            | Bruno            | USTHBN9-010  |            |                |  |
| 11                              | Richard T.         | Calvin           | USTHBB9-011  |            |                |  |
| 12                              | Kevin              | Charles-Smith    | USTHBB9-012  |            |                |  |
| 13                              | Michael J.         | DiAngelo         | USTHBB9-013  |            |                |  |
| 14                              | Florinda           | Fernando Riviera | USTHBB9-014  |            |                |  |
| 15                              | Jeffery Thomas     | Gomez            | USTHBB9-015  |            |                |  |
| 16                              | Simon              | Kelley           | USTHBB9-016  |            |                |  |
| 17                              | Samuel             | Lee              | USTHBB9-017  |            |                |  |
| 18                              | Delores May        | Luna             | USTHBB9-018  |            |                |  |
| 19                              | Steven Reginald    | Michaels         | USTHBB9-019  |            |                |  |
| 20                              | Luis Raymond       | Nathan           | USTHB199-020 |            |                |  |
| 21                              | Marjorie           | Otto             | USTHB199-021 |            |                |  |
| 22                              | Rachael            | Perez            | USTHB199-022 |            |                |  |
| 23                              | Stephanie Michelle | Richardson       | USTHBN9-023  |            |                |  |
| 24                              | Emmanuel Joseph    | Sanchez          | USTHBH9-024  |            |                |  |
| 25                              | Joseph Dean        | Stowe            | USTHB199-025 |            |                |  |
| 26                              | Stuart             | Tobey            | USTHBB9-026  |            |                |  |

( Signature & full name)

Invisitator ( Signature & full name)

- Dynamic allocation
  - More processes concurrency
  - No limit on amount of memory allocation
- Shared memory between processes
- Efficient process creation

- Paging
- Swapping
- Segmentation

# Paging: What?

- Divide physical memory into small fixed-size chunks (frames)
- Divide virtual memory into small fixed-size chunks (pages)
- Frame size == page size
- Assign a virtual memory page to a physical memory frame
- Popular size: 4KB
  - Too small page: too many pages
  - Too big page: waste memory (fragmentation)

### Paging: Example

#### addressing-example



Physical addressing space



Logical addressing space

- Allow dynamic allocation
- Allow process memory to be mapped to non-continous physical memory
- Easy «compactation»

- Page table
  - Map page to frame
- Address Translation
  - Virtual address  $\rightarrow$  Physical address
  - Using page table

- In-memory, per-process, 2-column table
  - Can (and should) be simplified to 1 column
- Map page  $\pi_i^i$  of process  $p_i$  to frame  $f_k$  in physical memory
  - Similar to a «lookup» table
- Accessible only by the OS
- Saved / loaded in context switch
- Can be multi-level

## Paging: How - Page Table



Only to map page, not exact address

### Paging: How - Address Translation

- Split virtual address to 2 parts
  - page number: page id in the page table
  - page offset: distance (how far) from the beginning of this page  $(0 \rightarrow pageSize - 1)$ 
    - i.e. where in this page
- Map exact virtual address to exact physical address





Logical addressing space

Physical address  $\rho = pageTable[p] \times 2^n + d$ 

### Paging: How - Address Translation



Physical address  $\rho = pageTable[p] \times 2^n + d$ 





Process page table

Virtual address 
$$v = 0x24_{(16)} = 011000_{(2)}$$

Virtual address size = 64 (= 
$$2^6 \rightarrow m = 6$$
)

Page size = 16 (= 
$$2^4 \to n = 4$$
)

# Paging: How - Address Translation Example



Process page table

$$v = 011000_{(2)}, m = 6, n = 4$$

- $\bullet \rightarrow d$  has 4 bits
- $\rightarrow p$  has 6-4=2 bits

$$v = 011000_{(2)}$$
 page number page offset 
$$\boxed{01 \text{ (2 bits)} \quad 1000 \text{ (4 bits)}}$$
 
$$\boxed{6 \text{ bits}}$$
 
$$p = 01_{(2)} = 1_{(10)}, d = 1000_{(2)} = 8_{(10)}$$

### Paging: How - Address Translation Example



Physical address  $\rho = pageTable[1] \times 2^4 + 8 = 5 \times 16 + 8 = 88$ 

### Paging: Page Table in Reality

- No column "page #''
- One column only
  - Frame id
- Save memory



- Solves fragmentation
  - Any free frame can be allocated to a process
- Solves dynamic allocation
  - Process can request as many pages as it needs

- Large
- Performance Inefficient
- Virtual memory must be smaller than physical memory

- E.g. 32bit OS: 4GB for virtual memory space
- 4KB page size (n = 12, or d is 12-bit)
- Each page table entry is 32-bit
- Question: How big is the page table for **each** process?

- E.g. 32bit OS: 4GB for virtual memory space
- 4KB page size (n = 12, or d is 12-bit)
- Each page table entry is 32-bit
- Question: How big is the page table for **each** process?
  - Number of entries: 4GB / 4KB =  $\frac{4 \times 2^{30}}{4 \times 2^{10}} = 2^{20} = 1048576$
  - Size = number of entries  $\times$  size per entry = 1048576  $\times$  4 = 4194304 bytes = 4MB





On my own MacBook Pro and Hackintosh systems (which are used for writing this slide)

```
$ ps aux | wc -1
320
$ echo "`ps aux | wc -1` * 4194304" | bc
1337982976
```

- Exercise: how large is page table for 64bit OS?
  - Addressing only 48 bits (256TB addressable)
  - 4KB page size
  - Each page table entry is 32 bit
  - Question: How big is the page table for each process?

Solution: multi-level page tables

- Split page number to several parts
  - Page directory
  - Page number
- Similar to tree structure

Solution: multi-level page tables

- Split page number to several parts
  - Page directory
  - Page number
- Similar to tree structure
- Page table is paged ©





0

- Example for 32-bit OS
  - 32-bit logical address
  - Single level
    - 20-bit page number
    - 12-bit page offset (page size =  $2^{12} = 4KB$ )
  - Two levels
    - 10-bit page directory
    - 10-bit page number
    - 12-bit page offset



#### Exercise:

- 2-bit page directory
- 4-bit page number
- 12-bit page offset

What is physical address of  $v = 100001110001011100_{(2)}$ 



Physical addressing space

- Linux
  - 2.6.9 and below: 3 levels
    - Page Global Directory
    - Page Middle Directory
    - Page Table Entries
    - 512GB addressable
  - 2.6.10 (Jan 2005): 4 levels
    - Page Global Directory
    - Page Upper Drectory
    - Page Middle Directory
    - Page Table Entries



- Windows
  - 32bit: 2 levels
    - Page Directory (10bit)
    - Page Table (10bit)
    - 2GB addressable
  - 64bit: 4 levels<sup>3</sup>
    - Page Map Level 4 (9bit)
    - Page Directory Pointer Table (9bit)
    - Page Directory (9bit)
    - Page Table (9bit)
    - Before Windows 8.1: 8TB



• Why is multi-level page table better than single level (flat) one?

- In case processes with very few memory pages:
  - Flat page table is sparse
    - Only few elements are used
    - Always 4MB per page table (20-bit page number + 12-bit page offset)
  - Multi-level table only uses smallest number of page tables, best case:
    - 1 page directory
    - 1 page table

- One single memory location access requires 2 memory accesses
  - 1 for accessing page table
  - 1 for the data itself

- One single memory location access requires 2 memory accesses
  - 1 for accessing page table
  - 1 for the data itself
- Question: in Linux x64, how many memory accesses for this C instruction?

i++;

i++;

• Answer: 10 physical memory accesses

i++;

- Answer: 10 physical memory accesses
  - Reading content of i to register

## Paging: Problem 2 - Performance Inefficient

i++;

- Answer: 10 physical memory accesses
  - Reading content of i to register
    - 1 / 1 / 1 / 1 / 1 for accessing PGD / PUD / PMD / PTE / Content
  - Writing content to i after increasing register by 1

### i++:

- Answer: 10 physical memory accesses
  - Reading content of i to register
    - 1 / 1 / 1 / 1 for accessing PGD / PUD / PMD / PTE / Content
  - Writing content to i after increasing register by 1
    - 1 / 1 / 1 / 1 for accessing PGD / PUD / PMD / PTE / Content

## Paging: Problem 2 - Performance Inefficient

### Solution:

- «Cache-like» memory for page tables
- Translation Lookaside Buffer (TLB)
- On-chip, single level (flat)
  - Partially parallel
  - Fully parallel
  - Fast!
- Two columns
  - Page id
  - Frame id
- Can be multilevel as well!

Fast, but small <sup>4</sup>

| Code name  | Generation                               | TLB L1 entries | TLB L2 entries |
|------------|------------------------------------------|----------------|----------------|
| Yorkfield  | Core 2 Quad                              | 16             | 256            |
| Nehalem    | 1 <sup>st</sup> gen, e.g. i7 920         | 64             | 512            |
| Ivy Bridge | $3^{\rm rd}$ gen, e.g. i $7~3632{ m QM}$ | 64             | 512            |
| Haswell    | 4 <sup>th</sup> gen, e.g. i7 4770HQ      | 64             | 1024           |
| Skylake    | 6 <sup>th</sup> gen, e.g. i7 6700K       | 64             | 1536           |
| Kaby Lake  | 7 <sup>th</sup> gen, e.g. i7 7700K       | 64             | 1536           |

<sup>&</sup>lt;sup>4</sup>Data courtesy of 7-CPU

### Solution:

- On every memory access
  - Check page id in TLB
  - If exists, use frame id («TLB hit») without using page tables
  - Else, do full (possible multi-level) page table lookups («TLB miss»)

### Paging: Problem 2 - Performance Inefficient



#### Remind:

- Virtual Memory > Physical Memory
- Code / data must be in physical memory
- → temporarily use disk as storage for unused/least used pages

# Paging: Problem 3 - Small Virtual Memory



## Paging: Problem 3 - Small Virtual Memory

- When to swap to disk?
  - Low on memory
  - Very few access on a page

### Paging: Problem 3 - Small Virtual Memory

- When to swap to disk?
  - Low on memory
  - Very few access on a page
- When to swap back?
  - Access to a swapped page
  - «Page fault»

"The memory management on the PowerPC can be used to frighten small children.'

Linus Toyalds

# Memory Management

"The memory management on the PowerPC can be used to frighten small children.'

Linus Toyalds

"640 K ought to be enough for anybody."

- Rumor attributed to Bill Gates, 1981